CSE\_2323

# Sequential Logic Flip Flop

# Digital Logic Design

Course code: CSE-2323
Credit Hour: 3

Md. Mujibur Rahman Maruf

Adjunct Lecturer,

Dept. of CSE, IIUC

Mujiburmaruf·cuet17@gmail·com

### International Islamic University Chittagong(IIUC)

### Combinational vs. sequential systems

A simple model of a digital system is a unit with inputs and outputs:



Combinational systems are "memory-less" The outputs depend only on the present inputs

Sequential systems have memory

The output values depend on the input values and previous input values



## Sequential Logic

There are TWO main types of sequential circuits:

Asynchronous sequential circuit: Sequential circuits that don't use a clock signal to determine the timing of their operations

## Synchronous sequential circuit:

outputs and internal states are changed synchronously following a clock signal.



### 5 R Latch: NOR Gate



#### Case:1

• When S=0 and R=1, the latch is reset into a state where Q=0 and Q'=1 When R= S=0 the circuit remains in its current state (Q=1 and Q'=0)

#### Case:2

• When S=1 and R=0, the latch is set into a state where Q=1 and Q'=0 When R= S=0 the circuit remains in its current state ( Q=1 and Q'=0)

#### Case 3:

Where S=1 and R=1,  $Q_2=Q=0$  (there are actually problems with this state as we will see)



| Α | В | Q |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

NOR gate truth table

### 5 R Latch: NAND Gate



#### Case:1

• When S=0 and R=1, the latch is reset into a state where Q=1 and Q'=0 When R= S=1 the circuit remains in its current state ( Q=1 and Q'=0)

#### Case:2

• When S=1 and R=0, the latch is set into a state where Q=0 and Q'=1 When R= S=0 the circuit remains in its current state (Q=0 and Q'=1)

#### Case 3:

Where S=0 and R=0,  $Q_2=Q=1$  (there are actually problems with this state as we will see)



| Α | В | Q |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

NOR gate truth table

### Flip flop

A device that stores either a O or I.

Flip-flop: is a clocked device, in which only the clock edge determines when a new bit is entered.

Stored value can be changed only at certain times determined by a clock input.

New value depend on the current state and it's control inputs

A digital circuit that contains flip-flops is called a sequential circuit



S-R flip-flops

D flip-flop Course Teacher Jak flip-flops

T flip-flop

### Difference between Latch and Flip Flop

- The circuit an change accidentally.
- Not suitable for use
- Add control input so that we can decide

When S R input will be change





# S - R Flip Flop

Adding two NAND gates to the basic S - R NAND latch gives the clocked S'-R' Latch



| Truth Table |   |   |                         |
|-------------|---|---|-------------------------|
| clk         | S | R | $Q_{t+1}$               |
| 0           | X | X | Q <sub>t</sub> (Memory) |
| 1           | 0 | 0 | Q <sub>t</sub> (Memory) |
| 1           | 0 | 1 | 0                       |
| 1           | 1 | 0 | 1                       |
| 1           | 1 | 1 | Invalid                 |



| characteristics Table |   |   |        |               |
|-----------------------|---|---|--------|---------------|
| Q(t)                  | S | R | Q(t+1) | Comment       |
| 0                     | 0 | 0 | 0      | No change     |
| 0                     | 0 | 1 | 0      | Clear Q       |
| 0                     | 1 | 0 | 1      | Set Q         |
| 0                     | 1 | 1 | X      | Indeterminate |
| 1                     | 0 | 0 | 1      | No change     |
| 1                     | 0 | 1 | 0      | Clear Q       |
| 1                     | 1 | 0 | 1      | Set Q         |
| 1<br>urse Te          | 1 | 1 | X      | Indeterminate |

| S' | R' | Q        | Q' |  |
|----|----|----------|----|--|
| 0  | 0  | Not used |    |  |
| 0  | 1  | 1        | 0  |  |
| 1  | 0  | 0        | 1  |  |
| 1  | 1  | Memory   |    |  |



S-R flip-flops 9

# S - R Flip Flop

|      | characteristics Table |   |            |               |  |
|------|-----------------------|---|------------|---------------|--|
| Q(t) | S                     | R | Q(t+1)     | Comment       |  |
| 0    | 0                     | 0 | 0          | No change     |  |
| 0    | 0                     | 1 | 0          | Clear Q       |  |
| 0    | 1                     | 0 | 1          | Set Q         |  |
| 0    | 1                     | 1 | X          | Indeterminate |  |
| 1    | 0                     | 0 | 1          | No change     |  |
| 1    | 0                     | 1 | 0          | Clear Q       |  |
| 1    | 1                     | 0 | <b>J</b> 1 | Set Q         |  |
| 1    | 1                     | 1 | X          | Indeterminate |  |



#### **Excitation Table**

|      | SR Flip | -flop |     |
|------|---------|-------|-----|
| Q(t) | Q(t+1)  | S     | R   |
| 0    | 0_      | Q     | X   |
| 0    | 1.      | 1     | 0 ` |
| 1    | 0       | 0     | 1 ~ |
| 1    | 1       | X     | 0   |
|      |         | (     |     |



# Example-S-R Flip Flop



### D Flip Flop

The D stands for "data"; this flip-flop stores the value that is on the data line.





| Clk         | D           | Next state of Q                                     |
|-------------|-------------|-----------------------------------------------------|
| 0<br>1<br>1 | X<br>0<br>1 | No change $Q = 0$ ; reset state $Q = 1$ ; set state |

D flip-flop

(a) Logic diagram

characteristics Table

| Qn | ם | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | o | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



Course Teamer: Majibur Rahman Maruf

(b) Function table

#### **Excitation Table**

| I    | D Flip-flop |    |  |  |  |
|------|-------------|----|--|--|--|
| Q(t) | Q(t+1)      | DR |  |  |  |
| 0    | 0           | 0  |  |  |  |
| 0    | 1           | 1  |  |  |  |
| ^ 1  | 0           | 0  |  |  |  |
| 1    | 1           | 1  |  |  |  |

### J K Flip Flop

J and K inputs of the JK flip-flop can be used to set, reset, or

toggle the output, like this:

- $\bullet J=1$  and K=0 sets the output to I
- •J=O and K=I reset the output to O
- •J=I and K=I toggle the output





JK Flip-Flop basic circuit

#### J-K flip-flops

#### JK Flip Flop Truth Table

| Truth Table |   |   |                         |
|-------------|---|---|-------------------------|
| clk         | J | K | $Q_{t+1}$               |
| 0           | X | X | Q <sub>t</sub> (Memory) |
| 1           | 0 | 0 | Q <sub>t</sub> (Memory) |
| 1           | 0 | 1 | 0                       |
| 1           | 1 | 0 | 1                       |
| 1           | 1 | 1 | Q'                      |

- For CLK=1(Flip Flop is Enabled)
- For J=0, K=1
  - if Q = 1,  $\bar{Q} = 0 \implies \bar{S}=1$ ,  $\bar{R}=0 \implies$  Latch Resets.
  - If Q = 0,  $\bar{Q} = 1 \implies \bar{S}=1$ ,  $\bar{R}=1 \implies$  Latch Retains Reset Mode.
- For J=1, K=0
  - If  $Q = 1, \bar{Q} = 0 \implies \bar{S}=1, \bar{R}=1 \implies$  Latch Retains Set Mode.
  - If  $Q=0, \bar{Q}=1 \implies \bar{S}=0, \bar{R}=1 \implies$  Latch Sets.
- For J=1, K=1
  - If Q = 1,  $\bar{Q} = 0 \implies \bar{S}=1$ ,  $\bar{R}=0 \implies$  Set Mode Toggles.
- If Q = 0,  $\bar{Q} = 1 \implies \bar{S} = 0$ ,  $\bar{R} = 1 \implies$  Reset Mode Toggles.

Course Teacher: Mujibur Rahman Maruf

## J K Flip Flop

|           | characteristics Table |   |        |           |  |
|-----------|-----------------------|---|--------|-----------|--|
| Q(t)      | J                     | K | Q(t+1) | Comment   |  |
| 0         | 0                     | 0 | 0      | No change |  |
| 0         | 0                     | 1 | 0      | Clear Q   |  |
| 0         | 1                     | 0 | 1      | Set Q     |  |
| VO        | 1                     | 1 | 1      | toggle    |  |
| 1         | 0                     | 0 | 1      | No change |  |
| . 1       | 0                     | 1 | 0      | Clear Q   |  |
| <b>└1</b> | 1                     | 0 | 1      | Set Q     |  |
| 1         | 1                     | 1 | 0      | toggle    |  |



#### **Excitation Table**

| JK flip-flop |        |   |   |
|--------------|--------|---|---|
| Q(t)         | Q(t+1) | J | K |
| 0            | 0      | 0 | X |
| 0            | 1      | 1 | X |
| 1            | 0      | X | 1 |
| 1            | 1      | X | 0 |

For  $Q_{(t+1)}$ 



## J K Flip Flop



### T Flip Flop

The name T derives from the behavior of the circuit, which 'toggles' its state when T=I

- This feature makes the T flip-flop a useful element when constructing counter circuits



| Input | Present State | Next State |
|-------|---------------|------------|
| T     | Qn            | $Q_{n+1}$  |
| 0     | 0             | 0          |
| 0     | 1             | 1          |
| 1     | 0             | 1          |
| 1     | 1             | 0          |







### Propagation Delay

**Propagation delay time** is specified for the rising and falling outputs. It is measured between the 50% level of the clock to the 50% level of the output transition





#### Race around condition

Truth table of JK flip flop was formed with the assumptions that inputs do not change during clock pulse.

- · But this condition is not true because of feedback connections.
- Due to the feedback connection there is uncontrolled toggling at the output.



Race Around Condition In JK Flip-flop – For J-K flip-flop, if J=K=I, and if clk=I for a long period of time, then Q output will toggle as long as CLK is high, which makes the output of the flip-flop unstable or uncertain. This problem is called race around condition in J-K flip-flop.



Solutions of Racing

- I. Clock Pulse Duration≤ Propagation Delay of NAND gates (not feasible)
- 2. Edge triggered Flip flop
- 3. Master-Slave JK Flip flop

### Race around condition





## Master Slave J K Flip Flop



ïS.

Master Slave JK flip flop has two cascaded SR flip flops with complemented clocks. Outputs of second SR flip flop fed back to the steering gates of first SR flip flop.

## Master Slave J K Flip Flop





- Assumed the output of this Master flip flop latch is I and O.
- When Clock input is 'O' output of the inverter is 'I', slave latch is then enabled and its output 'Q' is equal to the master latch output.

#### Timing Diagram of MS JK flip flop



When clock is 'I', master is enabled whose values, input value of master's SR latch controls the value stored in master.

• Any change in external inputs (J,K) can change the output of master but can not change the slave output because it is getting inverted clock that is 'O'.

### Master Slave J K Flip Flop

#### Master Slave JK Flip Flop Operation



#### Timing Diagram of MS JK flip flop



• When the clock input returns to zero, the master is disabled, at the same time slave is enabled and the current value of master is transferred to the output of flipflop



### Preset and clear

Asynchronous inputs on a flip-flop have control over the outputs (Q and not-Q) regardless of clock input status.

These inputs are called the preset (PRE) and clear (CLR).

The preset input drives the flip-flop to a set state while the clear input drives it to a reset

state.



### Flip Flop conversion

#### Steps To Convert from One Flip Flop to Other:

- I. Identify available and required flip flop.
- 2. Make excitation table for available flip flop and characteristics table for required flip flop.
- 3. Write Boolean expression for available flip flop.
- 4. Draw the circuit.

### 5 R to JK flip flop conversion

Step: | SR is available and JK is required flip flop.

| characteristics Table |   |   |        |   |   |
|-----------------------|---|---|--------|---|---|
| Q(t)                  | J | K | Q(t+1) | S | R |
| 0                     | 0 | 0 | 0      | 0 | X |
| 0                     | 0 | 1 | 0      | 0 | X |
| 0                     | 1 | 0 | 1      | 1 | 0 |
| 0                     | 1 | 1 | 1      | 1 | 0 |
| 1                     | 0 | 0 | 1      | X | 0 |
| 1                     | 0 | 1 | 0      | 0 | 1 |
| 1                     | 1 | 0 | 1      | X | 0 |
| 1                     | 1 | 1 | 0      | 0 | 1 |

Step:2

#### **Excitation Table**

|      | SR Flip | o-flop |   |
|------|---------|--------|---|
| Q(t) | Q(t+1)  | S      | R |
| 0    | 0       | 0      | X |
| 0    | 1       | 1      | 0 |
| 1    | 0       | 0      | 1 |
| 1    | 1       | X      | 0 |





| R    | Κ <sub>J</sub> 'κ' | J'K | JK |    |
|------|--------------------|-----|----|----|
| Q    | 00                 | 01  | 11 | 10 |
| Q' C | ) X                | X   | 0  | 0  |
| Q 1  | - 0                | 1   | 1  | 0  |

S = JQ' & R = KQ.

## D to SR flip flop conversion

 Step:2

 characteristics Table

 Q(t)
 S
 R
 Q(t+1)
 D

 0
 0
 0
 0
 0

 0
 0
 1
 0
 0

 0
 1
 0
 1
 1

 1
 0
 0
 1
 1

 1
 0
 1
 1
 1

 1
 0
 1
 1
 1

 1
 1
 1
 1
 1

 1
 1
 1
 1
 1

 1
 1
 1
 1
 1

Step: | D is available and SR is required flip flop.

**Excitation Table** 

| Qn | ם | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



Step:4

Step:3

$$D=S+R'Q.$$

## D to T flip flop conversion

Step: D is available and T is required flip flop.

#### Step:2

| characteristics Table |   |           |   |
|-----------------------|---|-----------|---|
| $Q_{t}$               | T | $Q_{t+1}$ | D |
| 0                     | 0 | 0         | 0 |
| 0                     | 1 | 1         | 1 |
| 1                     | 0 | 1         | 1 |
| 1                     | 1 | 0         | 0 |

#### Step:3



#### **Excitation Table**

| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$D=TQ'+T'Q.$$

Course Teacher: Mujibur Rahman Maruf

### Assignment

### Other flip flop conversion

- 1. .J K flip flop to T flip flop
- 2. .J K flip flop to D flip flop
- 3. D flip flop to T flip flop
- 4. D flip flop to JK flip flop
- 5. T flip flop to J K flip flop

Last Date of submission: 30-4-24

## Project And report

Implement Boolean function using Breadboard, switches, fundamental

```
Logic gate's IC(And,Or, Not)

1.(A'+B)C' (Group-1)

2.A'B+C' (Group-2)

3.(AB)'+C' (Group-3)

4.(A+B)'C' (Group-4)

5.(A'+B)'C (Group-5)
```

## Project And report

Report must contain:

1. Truth Table

2.Proteus Design

A.Design Boolean function using the fundamental gates

B.Design Boolean function using Only Nand gate

C.Design Boolean function using only NOR gate

3. Handwriting Design

Implement Function using:

A. Multiplexer

B. Demultiplexer

4. Discussion